# Electronics & Communications Engineering **Model Question Papers** For Undergraduate Program The model question papers are suggestive blueprints. The primary aim of these question papers is to bring clarity about the process of connecting questions to performance indicators and hence to course outcomes. Further, these question papers demonstrate how bloom's taxonomy can be used to understand the quality of question papers and their effectiveness in assessing higher order abilities. The structure of question papers, number of questions, choices given, time given for examination etc., can vary based on the practices of the University or college. # **Table of Contents** | Name of Course | Page No. | |------------------------------------------|--------------| | 1. Analog Electronics Circuits | ECE1-ECE6 | | 2. Automotive Electronics | ECE7- ECE10 | | 3. CMOS VLSI Circuits | ECE11- ECE14 | | 4. Digital Circuits | ECE15- ECE18 | | 5. Linear Integrated Circuits | ECE19- ECE23 | | 6. Operating System and Embedded Systems | ECE24- ECE27 | | 7. Signals and Systems | ECE28- ECE31 | ## **Course Name: Analog Electronics Circuits** Semester: III (ECE) #### Course Outcomes (CO): - 1. Infer the terminal behaviour of the devices such as Junction Diode, BJT &MOSFET, also identify the region of operation with its equivalent circuit model. - 2. Identify the need for small signal operation and derive the small signal performance parameters of the device for amplification by relating design variable to the device parameters. - 3. Outline and parse the performance parameters of various feedback topologies & large signal amplifiers. - 4. Develop the basic analog functional block for an application, and verify its functionality using a suitable ECAD tool. #### Model Question Paper Total Duration (H: M): 3:00 Course: Analog Electronic Circuits Maximum Marks: 100 | Q.No | Questions | Marks | СО | BL | PI | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------| | | UNIT I | | | | | | 1a | Design the following circuit to provide the output voltage $V_0$ of 3.8V. Assume that the diodes have 0.7V drop at 1mA and $\Delta V$ =0.1V/decade change in current. | 7 | 1 | 3 | 2.1.2 | | 1b | Derive the DC bias currents $I_B$ , $I_C$ , $I_E$ , $V_{CE}$ and $S_{ICO}$ for voltage divider biasing using BJT. Draw the DC load line and locate the operating point. With the help of sequence of events show how the operating point is stabilized. | 7 | 1 | 2 | 1.4.2 | | 1c | Design a circuit using suitable components to obtain the following input- output characteristics and explain the working of the same. Vout 5V Vin | 6 | 1 | 3 | 2.1.2 | | 2a | The input voltage Vi to the circuit shown below varies linearly from 0 to 150V. Sketch the output waveform. Assume diodes as ideal. | 7 | 1 | 3 | 2.1.2 | | Q.No | Questions | Marks | СО | BL | PI | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------| | | D1 D2 N | | | | | | 2b | List different diode models. Explain any three models in detail. | 7 | 1 | 2 | 1.4.2 | | 2c | Identify the circuit and plot the output waveform if the input signal $V_i$ shown below is applied. Given C=1 $\mu$ F, V= 5V, cut in voltage of the diode $V_Y$ =0.7V | 6 | 1 | 3 | 2.1.2 | | 3a | Identify the following amplifier configuration and determine the DC bias voltages and currents to locate the Q-point. Compute various amplifier parameters when $R_1$ =68k $\Omega$ , $R_2$ =12k $\Omega$ , $V_{CC}$ =18V, $R_C$ =2.2k $\Omega$ , $R_E$ =1.2k $\Omega$ , $h_{fe}$ =180, $h_{ie}$ =2.75K $\Omega$ , $h_{oe}$ =25 $\mu$ mho. | 7 | 2 | 3 | 2.1.2 | | 3b | Prove that $r_d = nV_T/I_D$ for a small signal diode model with necessary circuit diagram and transfer characteristics curve. | 7 | 1 | 2 | 1.4.2 | | 3c | Draw the steady state output waveform for the following circuit indicating maximum and minimum value of the output. Given $R_i$ =2 $M\Omega$ , $R_f$ =0 $\Omega$ cut-in voltage of diode = 0V, input voltage is 5KHz square wave varying between +10V and -10V. | 6 | 1 | 3 | 2.1.2 | | Q.No | Questions | Marks | CO | BL | PI | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------| | | 1Mohm vo | | | | | | | UNIT II | | | | | | 4a | Find the values of circuit elements shown below for given current $I_D$ of 0.4mA, $V_D=0.5V$ , $V_t=0.7V$ , $\mu_nC_{ox}=100\text{mA/V}^2$ , $L=1\mu\text{m}$ & W=32 $\mu\text{m}$ $V_{DD}=-V_{SS}=2.5V$ . Neglect channel length modulation effect. | 7 | 2 | 3 | 1.4.2 | | 4b | Design the circuit elements as shown in below figure to establish a DC drain current of 0.5mA. The NMOS is specified to have $V_t=1V$ and $k_n$ '(W/L)=1mA/V² and $\lambda=0$ . Calculate the percentage change in the value of $I_D$ obtained when the MOSFET is replaced with another MOSFET having same $k_n$ '(W/L) but $V_t=1.5V$ | 7 | 2 | 3 | 2.1.2 | | 4c | Draw the DC equivalent, AC equivalent and small signal equivalent model for common gate amplifier and derive the expressions for input, output impedance and voltage gain. | 6 | 2 | 3 | 1.4.1 | | 5a | Derive an expression for drain current $I_D$ for NMOS in different regions of operation. | 7 | 1 | 3 | 1.4.2 | | 5b | Consider common source amplifier with constant current source biasing technique where $V_{DD}$ = - $V_{SS}$ =15V, current I=0.5mA, $R_G$ =4.7M $\Omega$ , $R_D$ =10K $\Omega$ , $V_t$ =1.5V and $K_n$ '(W/L)=1mA/V². Determine the Q-points and all the amplifier parameters assuming $V_A$ =75V. | 7 | 2 | 3 | 1.4.2 | | Q.No | Questions | Marks | CO | BL | PI | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------| | 5c | Using two transistors $Q_1$ and $Q_2$ having equal lengths but different widths related by $W_2/W_1 = 5$ . Design a circuit that replicates current and obtain I=0.5mA. Let $V_{DD}=5V$ , $k_n'(W/L)_1=0.8\text{mA}/V^2$ , $V_t=1V$ and $\lambda=0$ . Find the required value of R? What is voltage at the gates of $Q_1$ and $Q_2$ ? What is the lowest voltage allowed at the drain of $Q_2$ while $Q_2$ remains in the saturation region? | 6 | 2 | 3 | 2.1.2 | | 6a | Explain the working of N-channel enhancement mode MOSFET with relevant diagrams. | 7 | 1 | 2 | 1.4.2 | | 6b | The NMOS transistors used in the following circuits have $V_t$ =1V, $\mu_n C_{ox}$ = 120 $\mu$ A/V², $\lambda$ =0, $L_1$ = $L_2$ = $L_3$ =1 $\mu$ m. Find the equivalent values of gate widths for each of transistors to obtain voltage values as indicated in the figure and current of 120 $\mu$ A. | 7 | 2 | 3 | 2.1.2 | | 6c | A drain current of 115 $\mu$ A and drain voltage of 3.5V is to be developed across the MOSFET shown in below figure, obtain the value of R to meet the requirement. Given $V_t$ = -0.7V, $V_{DD}$ =5V $\mu_p C_{ox}$ =60 $\mu$ A/V², L=0.8 $\mu$ m and $\lambda$ =0. Determine the width of the channel. | 6 | 2 | 3 | 2.1.2 | | | UNIT III | | | | | | 7a. | An amplifier with negative feedback has a voltage gain of 120. It is found that without feedback, an input signal of $60 \text{mV}$ is required to produce a particular output. Find the Av and $\beta$ of the amplifier. | 6 | 3 | 2 | 1.4.2 | | 7b. | Discuss the general characteristics of a negative feedback amplifier. | 6 | 3 | 2 | 1.4.2 | | Q.No | Questions | Marks | CO | BL | PI | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------| | 7c. | Derive an expression for input and output resistance of a voltage shunt feedback amplifier, and explain. | 8 | 3 | 3 | 1.4.2 | | 8a. | Explain the classification of power amplifiers based on the location of the operating point with neat diagrams. | 6 | 3 | 2 | 1.4.2 | | 8b. | A class B power amplifier is delivering an output voltage of 10 volts peak to an 8 $\Omega$ load, if the DC power supply is 30 volts; calculate i) DC power input. ii) AC power delivered to the load iii) Conversion efficiency iv) Power dissipated in the collector of each transistor. | 6 | 3 | 3 | 1.4.2 | | 8c. | A loud speaker with an 8 ohm input resistance requiring a power of 0.5 W is to be driven by the following amplifier configuration. $V_{CC}$ is a 9V battery, and the identical transistors have $V_{CEsat} = 0.5$ V and $I_{BEO} = 0$ . Select a suitable turn's ratio for output transformer. | 8 | 3 | 3 | 2.1.2 | BL-Bloom's Taxonomy Levels (1- Remembering, 2- Understanding, 3-Applying, 4-Analysing, 5-Evaluating, 6-Creating) **CO – Course Outcomes** #### **Course Name: Automotive Electronics** Semester: VI (ECE) Course Outcomes (CO): - 1. Discuss the overview of automotive components, subsystems, design cycles, communication protocols and safety systems employed in today's automotive industry. - 2. Determine the role of electronics for the areas like In-vehicle architectures, networking, engine management systems, vehicle safety systems & infotainment systems. - 3. Select, classify and interface sensors to automotive systems. - 4. Establish the need of vehicle safety standards and diagnostics systems in the automotive industry and implications on OEMs, Suppliers and Customers. - 5. Design and implement an automotive sub system to realize Electronic Control Unit. Model Question Paper Total Duration (H: M):3:00 Course: Automotive Electronics Maximum Marks: 100 | Q.No | Questions | Marks | CO | BL | PI | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------| | | UNIT I | | | | | | 1a | The vehicle is to be started on a cold winter morning, and then has to navigate hilly terrains. How does the engine cope-up with the different requirements as the vehicle goes from start to cruising? Suggest a design strategy using different control modes with appropriate details. | 8 | 2 | 3 | 2.1.2 | | 1b | What is Stoichiometric ratio? i) Calculate Lambda if air fuel ratio is 13.2. ii) Determine the fuel injector pulse duration (base pulse width Tw) and fuel quantity for the eight cylinder fully warmed up and very cold engine running at 4000 rpm, having a fuel flow rate of 0.0022Kg/sec and mass air flow rate of 0.0035Kg/sec. | 6 | 2 | 3 | 1.4.1 | | 1c | For the development of an Engine ECU, apply MBD approach adhering to automotive V design model. | 6 | 1 | 3 | 1.4.1 | | 2a | With MAF sensor malfunctioning as detected by the engine control system diagnostic function, how engine control system can work effectively as possible with other existing sensor information for calculating the mass air flow rate. | 8 | 2 | 3 | 1.4.1 | | 2b | Assume a vehicle is running at a fixed rpm of 8000 and further the driver demands for increase in speed. How the engine ECU handles driver's request using ignition timing? Suggest a suitable Instrumentation system with related electronics for closed loop control of ignition timing. | 6 | 2 | 3 | 2.2.3 | | 2c | Vehicle is moving with a high speed; suddenly the driver applies the brakes, what is the physical consequence of this condition on wet and dry surface? Provide a suitable control system/electronic solution to avoid the damage. | 6 | 1 | 3 | 2.2.3 | | 3a | What do you mean by Engine Mapping? For the engine operating in closed loop mode how the variations in, i) Exhaust gas recirculation ii) Air fuel ratio and iii) Ignition timing affect its performance. Show with the necessary plots. | 8 | 2 | 2 | 1.4.1 | | Q.No | Questions | Marks | СО | BL | PI | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------| | 3b | Elaborate on different segments of automotive industry and also discuss about automotive supply and value chain. | 6 | 1 | 2 | 1.4.1 | | 3c | Vehicle is moving on an icy surface with the engine rpm of 4000, but the vehicle is unable to move forward, what is the physical consequence of this condition? Provide a control system solution to overcome this problem. | 6 | 1 | 2 | 2.2.3 | | | UNIT II | | | | | | 4a | Describe the control system which provides a solution for wheel spinning, and discuss the related control functions. Brief on operating sequence of drivers air bag. | 8 | 3 | 2 | 1.4.1 | | 4b | Compare event driven and time triggered communication strategies. Calculate nominal and maximum $T_{\text{Header}}$ , $T_{\text{Response}}$ and $T_{\text{Frame}}$ , if LIN is operating at 10Kbps baud rate and reserved time is set to 30% for transmitting two bytes of data. | 6 | 2 | 3 | 2.1.2 | | 4c | What is ride and handling of an automobile? How electronic suspension system manages the compromise between ride comfort and handling. | 6 | 3 | 2 | 1.4.1 | | 5a | Discuss the physical mechanism of wheel lock and vehicle skid that can occur during braking; How the ABS configuration provides a solution for this. If the vehicle longitudinal acceleration is zero, i) Calculate the wheel slip if vehicle speed is matching with wheel speed? ii) Calculate wheel slip for Fl(Front left) and Fr(Front right), when vehicle speed is 70kph and WssFl(Wheel speed front left) and WssFr(Wheel speed front right) are reading 67kph and 69kph respectively iii) Calculate wheel slip when panic braking is done at 150kph and ABS is shut down due to pump failure? | 8 | 3 | 3 | 1.4.1 | | 5b | How to improve the efficiency/performance/reliability of engine control unit by adding any extra sensors for the existing system? Mention the significance of sensors & related variables to be measured for engine control system. | 6 | 3 | 3 | 2.2.3 | | 5c | Assume that the driver has activated the cruise control switch set for the desired speed of (say, 60 mph). For the following conditions determine the action of throttle, controlled by the suitable control algorithm; i) If the car is travelling on a level road ii) If the car were then to enter a long hill with a steady positive slope (i.e., a hill going up). Optimize the system for following performance parameters, 1. Quick response 2. Relative stability 3. Small steady-state error 4. Optimization of the control effort required | 6 | 3 | 3 | 2.1.2 | | 6а | Answer the following with respect to CAN communication i) The CAN node receives the message as 1011110, state whether the received information is error free or not. Assume CRC with a generator polynomial as 1011. ii) How small nodes can be kept from overloading with received messages iii) Message prioritization in case of CAN protocol. iv) Draw the message sequence seen by the CAN bus for the given scenario. | 8 | 2 | 2 | 1.4.1 | | Q.No | Questions | Marks | СО | BL | PI | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------| | | Node A Node B Node C Node D Node E Node F Node G Node H CAN Bus | | | | | | 6b | Explain the construction and working principle of magnetic reluctance angular position sensor. What is the drawback of this sensor and how it is overcome? Discuss the operation of fuel injector. | 6 | 3 | 2 | 1.4.1 | | 6с | The fast moving car is turning at the corner, if the vehicle is turning less/more than the driver's intention suggest a suitable control system along with the break circuit configuration to overcome this condition. | 6 | 3 | 3 | 2.1.2 | | | UNIT III | | | | | | 7a | For an electric vehicle propulsion system the hazardous event is described as "Un intended vehicle acceleration during a low speed maneuver amongst pedestrians". Perform suitable hazard analysis and risk assessment for this case. | 10 | 3 | 3 | 2.1.2 | | 7b | An engine going through cold cranking the air/fuel ratio is not able to be controlled. Analyze the possible faults. | 10 | 3 | 2 | 1.4.1 | | 8a | The CAN node has to transmit the speed sensor information from engine ECU to ESP ECU. The size of the information of 5 bits, show how this message is transmitted, and discusses how the CAN receiver node determines whether the message is error free or not. | 10 | 4 | 3 | 1.4.1 | | 8b | A 2015 Audi A8 was having a problem with rough running which in turn was causing the engine management light to illuminate. Analyze the possible faults | 10 | 4 | 3 | 2.1.2 | $BL-Bloom's \ Taxonomy \ Levels \ (1\hbox{--} Remembering, 2\hbox{--} Understanding, 3-Applying, 4-Analysing, 5-Evaluating, 6-Creating)$ **CO – Course Outcomes** #### Course Name: CMOS VLSI Circuits Semester: V (ECE) Course Outcomes (CO): - 6. Illustrate the CMOS VLSI design flow and Outline the CMOS IC fabrication process - 7. Model the DC Characteristics and delays of CMOS logic circuits. - 8. Design complex CMOS logic circuits using stick diagrams & interpret layout design rules. - 9. Design combinational and sequential CMOS logic networks. - 10. Analyze and interpret the static and transient performance of logic gates and verify layouts using Cadence tool. - 11. Design and analyze combinational and sequential logic circuits using Cadence tool. #### Model Question Paper Total Duration (H:M): 3:00 Course: CMOS VLSI Circuits Maximum Marks :100 | Q.No | Questions | Marks | CO | BL | PI | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|--------| | | UNIT I | | | | | | 1a | Analyze the impact of Semi-custom and Full-custom VLSI design styles based on design cycle time and the achievable circuit performance. | 6 | 1 | 2 | 1.4.2 | | 1b | What are the limitations of planar VLSI technology, and discuss the advantages and challenges in 3D devices like FinFET devices. | 6 | 1 | 2 | 1.2.1 | | 1c | In VLSI fabrication, oxides in varying thickness and compositions are used for different processes. Discuss each of them with relevant examples. | 8 | 1 | 2 | 1.2.3 | | 2a | Discuss the capacitance modeling of an nMOS device during cutoff, linear and saturation. | 6 | 2 | 2 | 1.4.1 | | 2b | Design an AOI221 gate using fully CMOS logic, so as to achieve same transient performance as that of a reference CMOS Inverter. | 6 | 2 | 3 | 14.2.2 | | 2c | Solve the node voltages in the arrangements given below if $V_{tn}=0.6V$ and $V_{tp}=-0.6V$ . What may happen to the output voltage, if the back-gate effect is also considered? $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | 8 | 2 | 3 | 1.4.1 | | 3a | An inverter needs to be fabricated using planar CMOS technology in a twin-tub process. Illustrate the fabrication steps with cross-sectional views and appropriate masks used at each stage. | 10 | 1 | 3 | 1.2.1 | | Q.No | Questions | Marks | СО | BL | PI | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|--------| | 3ъ | A circuit designer has a choice to implement combinational logic using NAND or a NOR network. Justify the selection if performance is the criteria, and analyze the speed of a 1 to 0 transition as shown below. The output cap has a value of $C_{\text{out}}$ =130fF, while the internal values are $C_1$ = $C_2$ =36fF. The transistors are identical with $\beta_n$ =2.0mA/V² in a process where $V_{DD}$ =3.3V & $V_{Tn}$ =0.7V. i. Find the discharge time constant for $C_{\text{out}}$ =130fF using the ladder RC network. ii. Find the time constant if we ignore $C_1$ & $C_2$ . iii. What is the percentage error introduced if we do not include the internal capacitors? | 10 | 2 | 3 | 2.1.2 | | | UNIT II | | | | | | 4a | Discuss the phenomenon of latch-up and illustrate ways of dealing with it in CMOS VLSI design. | 6 | 3 | 2 | 1.4.2 | | 4b | What is the need to study $\lambda$ -based design rules? How are they different from micron rules? Illustrate $\lambda$ -based design rules with an example layout. | 6 | 3 | 3 | 14.2.2 | | 4c | Identify the circuit from the layout given below. Is it a valid layout? If yes then what is the type of logic style it represents? GND Z VDD metal-1 diffusion poly contact n-well | 8 | 3 | 3 | 2.1.2 | | 5a | Discuss the charge sharing issue in Dynamic CMOS logic. What will happen if we directly cascade two stages of this gate? Propose a remedy for the cascading problem. | 6 | 4 | 3 | 14.2.2 | | 5b | In the figure, find the output in terms of inputs A, B and C when the clock CK is high. Also implement the clocked CMOS equivalent of the same. | 6 | 4 | 3 | 1.4.2 | | Q.No | Questions | Marks | СО | BL | PI | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|--------| | | p-channel O/P=? O/P=? n-channel | | | | | | 5c | Consider the logic cascade shown in figure below . Use logical effort to find the relative size of each stage needed to minimize delay through the chain. Assume symmetric gates with $r=2.5$ . | 8 | 4 | 3 | 1.4.2 | | ба | For the given logical expression for $Z = \overline{A(D+E) + BC}$ design a suitable logic circuit using CMOS with stick-diagram layout, and optimize the ordering of poly gates in the layout by using appropriate method. | 10 | 3 | 3 | 14.2.2 | | 6b | Consider the logic chain of a co-processor shown below. The input at A is switched from a 1 to 0. Find an expression for the delay time through the chain using an appropriate procedure. $ \begin{array}{c} \mathbf{A} & \bullet & \bullet \\ \mathbf{m} &$ | 10 | 4 | 3 | 2.1.2 | | | UNIT III | | | | | | 7a | Illustrate the flip-flop min-delay constraint with appropriate waveforms and equations. | 10 | 4 | 3 | 1.4.2 | | 7b | Explain the working of a standard CMOS flip-flop using TGs. | 10 | 4 | 2 | 1.4.2 | | 8a | A simple latch can be implemented using one MOS device. Discuss the variations and design improvements that can be made based on logic requirements. | 10 | 4 | 3 | 1.4.2 | | Q.No | Questions | Marks | CO | BL | PI | |------|----------------------------------------------------------------|-------|----|----|-------| | 8b | Write a short note on Global clock-generation and distribution | 10 | 4 | 2 | 1.4.2 | $BL-Bloom's \ Taxonomy \ Levels \ (1\hbox{--} Remembering, 2\hbox{--} Understanding, 3-Applying, 4-Analysing, 5-Evaluating, 6-Creating)$ **CO – Course Outcomes** # **Course Name: Digital Circuits** Semester: III (ECE) Course Outcomes (CO): - 1. Evaluate the performance metrics of digital circuits. - 2. Design a combinational circuit using Medium Scale Integration (MSI) devices by applying suitable reduction techniques. - 3. Design a sequential circuit using Flip Flops. - 4. Illustrate the role of different types of memories in computer system. - 5. Design & implement combinational/sequential logic system for a given application to meet the functional requirements. Model Question Paper Total Duration (H: M): 3:00 Course: Digital Circuits Maximum Marks: 100 | Q.No | Questions | Marks | СО | BL | PI | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------| | | UNIT I | | | | | | 1a | Explain the working of ECL OR gate with the help of neat circuit diagram. | 5 | 1 | 2 | 1.4.2 | | 1b | Rewrite the following Boolean expression in the minterm and maxterm canonical forms. $P{=}F(x{,}y{,}z){=}x{}{'}(y{}{'}{+}z){+}z{}{'}$ | 5 | 2 | 2 | 1.4.1 | | 1c | Design a digital circuit using minterm and maxterm generators to realize the following functionality. $F(A,B,C,D) = \Sigma m(0,1,3,4,9,10,11,15).$ Use only 2- input gates. | 10 | 2 | 3 | 2.2.3 | | 2a | On a certain weekend Ramu, Raheem and Johnny planned to have lunch in a restaurant and/or watch a movie. i) When all friends agree, they will have lunch after watching a movie. ii) No question of going out when none of them agree. iii) If Ramu agrees, then irrespective of others opinion, they only have lunch together. iv) If Ramu disagrees, they will only watch a movie. Design a suitable digital system by using a positive logic, for the above conditions with a non programmable technique in SOP and POS formats. | 10 | 2 | 3 | 2.2.3 | | 2b | Realize the following Boolean function with multiplexer $F(A,B,C,D) = \Sigma m(0,1,3,4,8,9,15)$ i) Using 16:1 MUX ii) Using 8:1 MUX with A,B,C select lines iii) Using 4:1 MUX with A,B select lines | 10 | 2 | 3 | 1.4.1 | | 3a | Identify a technique that cannot be programmed and that is used for less number of variables, to provide minimal sums and minimal products for the following Boolean function. $f(w,x,y,z) = \sum m(1,5,8,14) + X(4,6,9,11,15)$ | 10 | 2 | 3 | 2.2.3 | | Q.No | Questions | Marks | СО | BL | PI | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------| | 3b | Design a digital system to add two Binary Coded Decimal numbers using binary adder. | 10 | 2 | 3 | 1.4.1 | | | UNIT II | | | | | | 4a | Explain the operation of a SR latch. | 7 | 3 | 2 | 1.4.2 | | 4b | Design a 4-bit Johnson counter using the principle of Universal Shift Register (USR) | 7 | 3 | 3 | 1.4.1 | | 4c | The figure shows a binary up counter with synchronous clear input. With the decoding logic shown, the counter works as a Mod-n counter. Find the value of n. | 6 | 3 | 3 | 1.4.2 | | 5a | What is race around condition? Explain the remedy for the same problem in case of JK F/F. | 7 | 3 | 2 | 1.4.2 | | 5b | Design a digital system using minimum number of data flip flops to monitor the number of buses available in the bus depot on daily basis for the following conditions, over a week. On Sunday the occupancy of bus depot is 15 buses. On Monday 2 buses were sent for service. On Tuesday 3 buses went for college trip. On Wednesday 1 bus returned from service. Next day 5 more buses left for marriage party. On Friday buses returned from college trip. On Saturday 2 buses were sent for service. | 7 | 3 | 3 | 2.2.2 | | 5c | Five JK flip-flops are cascaded to form the circuit shown in figure. Clock pulses at a frequency of 1MHz are applied as shown. Compute the frequency (in KHz) of the wave form at Q3. | 6 | 3 | 3 | 1.4.2 | | 6a | Analyze a negative edge triggered D Flip-Flop with the help of timing diagram. | 7 | 3 | 3 | 1.4.2 | | Q.No | | | | Questions | | | | Marks | со | BL | PI | |------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------|--------------|---------------------------|------------|-------|----|----|-------| | 6b | (1101) <sub>2</sub> co<br>triggers it | igital systen<br>ntinuously.<br>during risin<br>by its predec | The extern g edge of the | al clock is | given to the | ne first Fli <sub>l</sub> | p-Flop and | 7 | 3 | 3 | 2.2.2 | | 6c | | hree bit pseudo random generator is as shown. Initially the value of or Y <sub>2</sub> Y <sub>1</sub> Y <sub>0</sub> is set to 111. Evaluate the value of output Y after three clock cy | | | | | | | 3 | 3 | 1.4.2 | | | UNIT III | | | | | | | | | | | | 7a | | raw Mealy and Moore synchronous machine models and label the excitationariables, state variables, input and output variables. | | | | | | | 3 | 2 | 1.4.2 | | 7b | _ | digital contr | | e state table | e given bel | ow using a | sequential | 10 | 3 | 3 | 2.2.3 | | | | Presen | it state | Input | Next | state | ] | | | | | | | | A | В | X | $A^+$ | $\mathbf{B}^{+}$ | | | | | | | | | 0 | 0 | 0 | 0 | 0 | | | | | | | | | 0 | 1 | 0 | 0 | 1 | | | | | | | | | 0 | 0 | 1 | 0 | 0 | - | | | | | | | | 1 | 0 | 0 | 1 | 0 | - | | | | | | | | 1 | 1 | 0 | 1 | 1 | 1 | | | | | | | | 1 | 0 | 1 | 1 | 0 | 1 | | | | | | | | 1 | 1 | 1 | 0 | 1 | | | | | | | 8a | Differentia | ferentiate between SRAM, DRAM, NVRAM. | | | | | | | 4 | 2 | 1.4.1 | | 8b | Explain th | e read and v | write operat | ions of SRA | .M. | | | 10 | 4 | 2 | 1.4.1 | BL – Bloom's Taxonomy Levels (1- Remembering, 2- Understanding, 3 – Applying, 4 – Analysing, 5 – Evaluating, 6 - Creating) **CO – Course Outcomes** ## **Course Name: Linear Integrated Circuits** Semester: IV (ECE) Course Outcomes (CO): - 1. Describe the operation of current mirror, differential Amplifier using MOSFET and analyze the respective performance parameters. - 2. Design and analyze the operations of linear applications using Op-amp for the given specifications. - 3. Design and analyze the operations of non-linear applications using Op-amp for the given specification. - 4. Realize the functional block for a given application and specifications using op-amp and linear ICs and verify its functionality using simulator tool. #### Model Question Paper Total Duration (H: M):3:00 Course: Linear Integrated Circuits Maximum Marks: 100 | Q.No | Questions | Marks | СО | BL | PI | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------| | | UNIT I | | | | | | 1a | Derive the expression for output impedance of Wilson current mirror with relevant circuit diagram and equivalent circuits. | 6 | 1 | 3 | 1.4.2 | | 1b | For the non inverting amplifier $R_1\!\!=\!\!470\Omega$ and $R_F\!\!=\!\!4.7K$ $\Omega,$ $A\!\!=\!\!200000,$ $R_i\!\!=\!\!2M$ $\Omega,$ $R_o\!\!=\!\!75$ $F_o\!\!=\!\!5Hz,$ supply voltage is +/-15V and output voltage swing is +/-13V .Calculate the values of $A_F,$ $R_{if}.$ $R_{of}$ , $F_f$ and $V_{OOT}$ | 6 | 1 | 2 | 1.4.2 | | 1c | Consider the circuit shown below, assuming $(W/L)_{1-3}$ =40/0.5, Iref=0.3mA a. Determine $V_b$ such that $Vx$ = $Vy$ b. If $V_b$ deviates from the value calculated in part (a) by 100mV, what is the mismatch between $I_{out}$ and $I_{ref}$ ? | 8 | 1 | 3 | 2.1.2 | | 2a | Derive an output voltage expression for 5-pack differential amplifier with neat circuit diagram with relevant Explanation. | 6 | 1 | 3 | 1.4.2 | | 2b | Discuss the effect of negative feedback on non-idealities of the Op-amp, with neat diagram and relevant equations. | 6 | 1 | 2 | 1.4.1 | | 2c | Identify the circuit shown below where all transistors have $V_t$ =0,6 $V$ , $\mu_n C_{ox}$ =160 $W_1$ = $W_4$ =4 $\mu$ m, and $W_2$ = $W_3$ =40 $\mu$ m. L=1 $\mu$ m and $I_{REF}$ is 20 $\mu$ A. Determine the | 8 | 1 | 3 | 2.1.2 | | Q.No | Questions | Marks | СО | BL | PI | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------| | | output current and the voltages at the gates of $Q_2$ and $Q_3$ . What is the lowest voltage at the output for which current source operation is possible? What are the values of gm and $r_0$ of $Q_2$ and $Q_3$ ? What is the output resistance of the circuit? | | | | | | 3a | Identify the amplifier configuration given below, with $(W/L)_{1,2}=25/0.5$ , $\mu_n C_{ox}=50\mu A/V^2$ , $V_{TH}=0.6V$ , $\lambda=\gamma=0$ and $V_{DD}=3V$ a. What is the required input CM for which $R_{SS}$ sustains 0.5V? b. Calculate $R_D$ for a differential gain of 5 | 6 | 1 | 3 | 2.1.2 | | 3b | List the ideal characteristics of an OPAMP. Give its symbolical representation and explain the functions of each terminal. Tabulate the ideal op-amp terminal characteristics. | 6 | 1 | 2 | 1.4.2 | | 3c | For the differential amplifier with the current mirror as a load ,determine the (W/L) and drain current of all MOSFET's for the following specifications: $Vdd=-Vss=2.5V,SR>=10V/us (C_{load}=5pf),f_{-3db}>=100kHz (CL=5pF),a small signal voltage gain of 100,-1.5<=ICMR<=2V and P_{diss}<=1mW. Model parameters: K_N'=110uA/V^2, K_P'=50uA/V^2, V_{TP}=-0.7V, V_{TN}=0.7V, \lambda N=0.04V^1, \lambda N=0.05V^{-1}.$ | 8 | 1 | 3 | 1.4.1 | | | UNIT II | | | | | | 4a | Derive the expression for the output current Io in terms of input voltage Vin for a grounded load using Op-amp. | 7 | 2 | 3 | 1.4.2 | | 4b | Describe the inverting differentiator and obtain the expression for the output voltage with neat circuit diagram and waveforms | 7 | 2 | 3 | 1.4.2 | | 4c | Identify the following circuit operation. Find | 6 | 2 | 3 | 1.4.2 | | Q.No | Questions | Marks | СО | BL | PI | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------| | | 1.Lower frequency limit of the operation and 2. Response for the step, square and sine inputs for $R_1$ =10K $\Omega$ , $R_i$ =100 K $\Omega$ and $C_i$ =1nF | | | | | | 5a | Derive the expression for summing and averaging amplifier output for • Non-inverting amplifier • Differential amplifier Using Op-amp with neat circuit diagram. | 7 | 2 | 3 | 1.4.2 | | 5b | Two different pre-amp microphones are used in a recording studio, one for vocals and other for the musical instrument with output voltage in the range of 0-2V and 0-0.5V respectively. Design a suitable circuit using Op-Amp to combine signals from both the microphones in such a way that the signal corresponding to the musical instrument should be twice amplified as that of vocal signal. | 7 | 2 | 3 | 2.1.2 | | 5c | i. Find $V_N, V_P$ and $V_o$ in the circuit if $Vs=9V$ ii. Find the resistance R that, if connected between the inverting input pin of the op-amp and ground which causes $Vo$ to double. | 6 | 2 | 3 | 1.4.2 | | ба | Obtain the output expression using a suitable circuit to get the following waveform Z (t) at the output side. Explain with the help of frequency response. | 7 | 1 | 2 | 1.4.2 | | Q.No | Questions | Marks | СО | BL | PI | | | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------|--|--| | 6b | It is required to measure the weight of the vehicle using weigh bridge system, arrive at a suitable signal conditioning circuit for measuring the weight in terms of voltage. Using circuit analysis techniques arrive at an expression for the output voltage in terms of input weight. | 7 | 1 | 3 | 2.1.2 | | | | 6с | Obtain a suitable circuit for the following frequency response with $A_F$ =10, $f_H$ and also derive the expression for the gain $A_F$ and cut off frequency $f_H$ voltage gain $A_F$ and $f_H$ and $f_H$ and $f_H$ and $f_H$ and $f_H$ and $f_H$ are $f_H$ and $f_H$ are $f_H$ and $f_H$ and $f_H$ are $f_H$ are $f_H$ and $f_H$ are $f_H$ are $f_H$ and $f_H$ are $f_H$ are $f_H$ and $f_H$ are $f_H$ are $f_H$ are $f_H$ and $f_H$ are $f_H$ are $f_H$ and $f_H$ are $f_H$ are $f_H$ and $f_H$ are $f_H$ are $f_H$ are $f_H$ and $f_H$ are $f_H$ are $f_H$ are $f_H$ are $f_H$ are $f_H$ and $f_H$ are | 6 | 2 | 3 | 2.1.2 | | | | | arrive at a suitable signal conditioning circuit for measuring the weight in terms of voltage. Using circuit analysis techniques arrive at an expression for the output voltage in terms of input weight. 6c Obtain a suitable circuit for the following frequency response with A <sub>F</sub> =10, f <sub>H</sub> and also derive the expression for the gain A <sub>F</sub> and cut off frequency f <sub>H</sub> VOLTAGE GAIN AF Pass band Stop band FREQUENCY | | | | | | | | 7a. | Explain the operation using waveforms and obtain the expressions. $V_{LTP}=-2$ ; $V_{UTP}=3$ ; $V_{SAT}=15$ ; $-V_{SAT}=15$ . | 10 | 3 | 3 | 2.1.2 | | | | 7b. | | 10 | 3 | 2 | 1.4.2 | | | | 8a. | Implement a monostable multivibrator using the timer circuit shown in below figure. Also determine an expression for ON time 'T' of the output pulse. | 10 | 3 | 3 | 1.4.2 | | | | 8b. | Explain the precision peak detector and precision clamping circuit with neat diagrams. | 10 | 3 | 2 | 1.4.2 | | | BL-Bloom's Taxonomy Levels (1- Remembering, 2- Understanding, 3-Applying, 4-Analysing, 5-Evaluating, 6-Creating) **CO – Course Outcomes** # Course Name: Operating System and Embedded Systems Semester: V (ECE) Course Outcomes (CO): - 12. Discuss the core structure and functionality of operating system and Real-time Operating system. - 13. Study and analyze various algorithms related to process management and resource management. - 14. Discuss the various Kernel objects used to achieve task synchronization and communication. - 15. Discuss the concepts of embedded system, their classification and categorize the components of typical embedded systems. - 16. Develop an embedded application for given specification with hardware and software requirements ### Model Question Paper Total Duration (H:M): 3:00 Course: Operating System and Embedded Systems Maximum Marks :100 | Q.No | | | Que | stions | | | | Marks | СО | BL | PI | |------|---------------------------------------------------------------|----------------------------------|--------|--------|---------------|------------|------------|-------|----|----|-------| | | • | | | | UNIT I | | | | | | | | 1a | <ul><li>SJF (pre-en</li><li>Priority sch</li><li>RR</li></ul> | Compare their performance. | | | | | | | | 3 | 1.4.5 | | | compare their period | Process | AT | BT | Priority | ] | | | | | | | | | P1 | 0 | 4 | 0 | | | | | | | | | | P2 | 1 | 5 | 1 | | | | | | | | | | P3 | 3 | 2 | 2 | | | | | | | | | | P4 | 4 | 1 | 3 | | | | | | | | | | P5 | 2 | 6 | 4 | _ | | | | | | | | | P6 | 6 | 6 | 5 | | | | | | | | 1b | i. Apply suit statements. | able code o | ptimiz | ation | techniques | for the fo | ollowing C | 6 | 3 | 3 | 2.2.3 | | | | the longest p | | | | | | | | | | | | | nts can be | | | equal time | and that | all branch | | | | | | | | re equally pr $\{ x = a + b; \}$ | | | r (i = 0; i < | 32· i ) | | | | | | | | else $\{x = c - d; y \in A\}$ | • | 0. | | (a[i] < 20) | 32, ITT) | | | | | | | | | , | | | i] = a[i] * c | i]; | | | | | | | | c. if $(a < 30)$ { if $(c > 50)$ { | | | | | | | | | | | | | | if $(b < 40)$ $w = r + t$ ; | | | | | | | | | | | | w = r + s; | else { | | | = r - s; | | | | | | | | | $\mathbf{w} = \mathbf{r} - \mathbf{s};$ | | | y : | = s + u; | | | | | | | | | | | | }<br>\ | | | | | | | | | Q.No | Questions | | Marks | СО | BL | PI | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|----|----|-------| | | else { | | | | | | | 1c | Suppose computer system hardware is to be operated without an OS, of scenario of using this computer for running an application in which authentication is to be made. Discuss disadvantages of a computer of OS. Elaborate on the role of OS and its functions. | password | 6 | 1 | 2 | 1.4.3 | | 2a | Under what circumstances is rate-monotonic scheduling inferior to ea deadline-first scheduling in meeting the deadlines associated with pro Consider the following activities of a car control system. 1. C= worst case execution time 2. T= (sampling) period 3. D= deadline Speed measurement: C=4ms, T=20ms, D=20ms ABS control: C=10ms,T=40ms, D=40ms Fuel injection: C=40ms,T=80ms, D=80ms Try any of the two methods to schedule the tasks. | | 8 | 2 | 3 | 2.2.3 | | 2b | In a multiprogramming and time sharing environment, several users system simultaneously. Discuss the security problems that may ar situation. Assess the degree of security that can be achieved in both the | rise in the | 6 | 3 | 2 | 1.4.3 | | 2c | It is required to generate a student's register enrolled for engineering alphabetical order to distribute student's ID. Develop a code using i. Inline assembly ii. Mixed assembly comment on the performance w.r.t time and memory using appropriat optimization technique | | 6 | 1 | 3 | 2.2.3 | | 3a | Convert the algorithm given in flowchart into 1) "Normal" assembler, where only branches can be conditional. 2) ARM assembler, where all instructions are conditional. 3) Develop 'C' code with optimization 4) Comment on performance w.r.t 1, 2 and 3 Start Yes Stop No To = r0 - r1 No To = r0 - r1 To = r1 - r0 | | 8 | 3 | 3 | 2.2.3 | | 3b | Construct a simple "for loop" in C which operates on an array eleme iteration. Then rewrite the code using suitable loop optimization to Comment on the performance. | | 6 | 1 | 3 | 1.4.3 | | 3c | An Operating system's PID manager is responsible for managin identifiers. A unique ID is assigned to the process when it is first create how this PID is managed using PCB. Elaborate on process and PCB. | | 6 | 2 | 2 | 1.4.3 | | Q.No | Questions | Marks | CO | BL | PI | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------| | | UNIT II | | | | | | 4a | Write a code for the scenario where an application needs to perform division operation and display the result on a serial port i. Whenever the divisor is found to be zero, message to be displayed is "division error" ii. Whenever the divisor is smaller than zero, message to be displayed is "underflow error". | 8 | 2 | 3 | 2.2.3 | | 4b | An automotive company claims that the active suspension components in its newest vehicles analyze and respond to road conditions for every 2.5 cm at 100 kilometers per hour (1 inch of highway travel at 60 mph). Develop a prototype C code by applying RTOS concepts to realize the above scenario. | | 3 | 3 | 1.4.3 | | 4c | Write an application to measure the time taken to execute the "for loop" i) With "loop unrolling" ii) Without "loop unrolling" Both loops are part of two different tasks. Display the time using serial port. | 6 | 1 | 3 | 1.4.5 | | 5a | Write an optimized code to create two applications: i. "App1" to convert analog to digital data and store the result in memory pool, ii. "App2" to use this information and display on serial port. Demonstrate optimization with code profiling. | 8 | 2 | 3 | 2.2.3 | | 5b | What are the different means of achieving multitasking? Explain with suitable examples. | 6 | 3 | 2 | 1.4.3 | | 5c | Develop a prototype C code by applying RTOS concepts to realize the simple vending machine. The vending machine will sell bottles for \$75. Customers can enter either a dollar or quarters. Once sufficient amount of money is entered, the vending machine will dispense a bottle of water. If user enters a dollar it will return one quarter in change. A Money Receiver detects the total money entered. The bottle dispenser system holds the water bottles and releases one bottle when the input signal is asserted. A coin return system holds quarters for change and will release one quarter when input is dollar. The money receiver will reject money if a dollar and quarter are entered simultaneously. | 6 | 1 | 3 | 2.2.3 | | 6a | Write a code to create 3 applications, where they share stepper motor: i. "App1" rotates stepper motor in clockwise for 5 rotations ii. "App2" rotates it in anticlockwise for 5 rotations iii. "App3" stops it for one second (use hardware timer) | 8 | 3 | 3 | 2.2.3 | | 6b | Consider a machine with 64 MB physical memory and a 32-bit virtual address space. If the page size is 4KB, what is the approximate size of the page table? Explain the steps with neat diagrams. | 6 | 1 | 2 | 1.4.3 | | 6с | Two analog sensors are connected to INT0 & INT1 to monitor blood pressure and body temperature respectively. It is required to generate an alarm if any of the readings exceed the set threshold value. Identify the number of tasks, kernel objects and scheduling algorithm required to handle this situation. Develop a code to demonstrate the same. | 6 | 2 | 3 | 1.4.5 | | | UNIT III | 1 | | | | | 7a | Consider a 2M-pixel digital camera with 24 bits per pixel, 8 Mbytes of memory, and a 128-Mbyte flash card. Assuming computation is instantaneous, with a 10- | 10 | 3 | 3 | 2.2.3 | | Q.No | Questions | Marks | CO | BL | PI | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------| | | ns word-addressed memory, how many pictures per minute can you take, and after how many pictures does the camera stop writing pictures to the flash? How does this change for a 3M-pixel digital camera with all other parameters remaining the same? | | | | | | 7b | Why is backward compatibility less important in an embedded device than in a general-purpose device? In what ways it is still important? | 10 | 3 | 2 | 1.4.3 | | 8a | Explain the advantages of wireless devices. How do wireless devices network using different protocol? | 10 | 4 | 2 | 1.4.3 | | 8b | Develop a C code to program RTC to generate HOURS, MINUTES and SECONDS using I2C protocol. | 10 | 4 | 3 | 1.4.5 | BL – Bloom's Taxonomy Levels (1- Remembering, 2- Understanding, 3 – Applying, 4 – Analysing, 5 – Evaluating, 6 - Creating) **CO – Course Outcomes** ## Course Name: Signals and Systems Semester: III (ECE) Course Outcomes (CO): - 1. Identify different signals and systems and state their properties both in Continuous and discrete domain. - 2. Apply the concept of impulse response and perform convolution in both Continuous and discrete domain to analyze the linear time invariant systems. - 3. Perform spectral analysis of discrete time periodic and aperiodic signals using Fourier series, Fourier transform and Z transform techniques. - 4. Perform the transformations on a given signal and identify appropriate operations. Model Question Paper Total Duration (H: M): 3:00 Course: Signals and Systems Maximum Marks: 100 | Q.No | Questions | Marks | СО | BL | PI | | | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------|--|--| | | UNIT I | | | | | | | | 1a | Categorize the following signal in terms of energy or power and compute its value. | 6 | 1 | 2 | 1.1.3 | | | | | x(t) | | | | | | | | 1b | Obtain the response and sketch the output of the system for the signals $x_1(n) = 0.5$ [u (n)-u (n-3)] and $x_2(n)=u[n]-u[n-2]$ . | 8 | 2 | 3 | 2.1.2 | | | | 1c | Consider the system shown below; determine whether it is (a) memory less (b) Causal (c) linear (d) time-invariant or (e) Stable. $x[t]$ $y[t]$ $y[t]$ | 6 | 1 | 3 | 1.1.3 | | | | 2a | For given signals $x(n)$ and $h(n)$ compute the interaction between signal and the impulse response of a system. $x(n) = \{1,3,-1,4\} \qquad \qquad h(n) = \{4,-1,2\}$ | 6 | 1 | 3 | 2.1.2 | | | | 2b | A Continuous-time signal x [t] is shown in figure below. Sketch each of the following signals. a) x[t-4] b) x[3t+7] c) x [-1(t+2)] d) x [-t+2] | 8 | 1 | 2 | 1.1.3 | | | | Q.No | Questions | Marks | CO | BL | PI | | |---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------|--| | | 1 2.5 3 t -1 -2 | | | | | | | 2c | Construct signal $x(t)$ using suitable elementary signals. Express $x(t)$ in terms of the same. | 6 | 1 | 3 | 2.1.2 | | | 3a | Determine whether the discrete-time signal $\mathbf{x}(\mathbf{n}) = \sin(\frac{1}{3}\pi n)\cos(\frac{1}{5}\pi n)$ is periodic. If periodic, find the fundamental period. | 6 | 1 | 2 | 1.1.3 | | | 3b | Consider the signals $h(t)=[u(t)-u(t-1)]$ and $x(t)$ shown below. Obtain the response of the system. | 8 | 2 | 3 | 2.1.4 | | | 3c | Sketch the Direct form I implementation for the difference equation, $y(n) - \frac{1}{4}y(n-1) + \frac{1}{8}y(n-2) = x(n) + \frac{1}{2}x(n-2)$ And also propose a solution to implement the difference equation with minimum number of hardware and also sketch the same. | 6 | 2 | 3 | 1.1.3 | | | UNIT II | | | | | | | | 4a | Prove the following properties of DTFT a) Frequency Differentiation Property b) Time shift property. | 6 | 3 | 2 | 1.1.3 | | | 4b | Using appropriate transformation compute the frequency response of the following time domain signal shown below. Plot the magnitude and phase spectrum. Also Verify Parseval's identity. | 8 | 4 | 3 | 2.1.4 | | | Q.No | Questions | Marks | СО | BL | PI | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------| | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | | | 4c | Obtain the frequency response of the LTI system described the impulse response a) $h(n) = \frac{1}{8} (\frac{7}{8})^n \cdot u(n)$ b) $h(t) = \delta(t) - 2e^{-2t} \cdot u(t)$ | 6 | 4 | 3 | 1.1.3 | | 5a | Using appropriate transformation compute the frequency response of the following time domain signal: $x(n) = (1/2)^n \cdot \{u(n+3) - u(n-2)\}$ | 6 | 3 | 3 | 2.1.4 | | 5b | Obtain the impulse response of the system having the input $x(n)=(1/2)^n$ . $u(n)$ and output $y(n)=1/4(1/2)^n$ . $u(n-1)+(1/4)^n$ . $u(n)$ . | 8 | 3 | 3 | 2.1.2 | | 5c | Prove the following properties of DTFS a) Convolution Property b) Linearity property. | 6 | 3 | 2 | 1.1.3 | | 6a | Using appropriate transformation find and sketch the time domain signal corresponding to the following Fourier representation. $X(k) = 2 + 2\cos\left(\frac{\pi}{4}\right)k + \cos\left(\frac{\pi}{2}\right)k + \frac{1}{2}\cos\left(\frac{3\pi}{4}\right)k$ | 6 | 4 | 3 | 2.1.2 | | бb | $x(n) = \{4, -2, 1, 0, -2, -3, 1, 5, -1\}$ Let | 8 | 3 | 3 | 1.1.3 | | 6с | Obtain the impulse response of the system described by the following equation $\frac{d^2y(t)}{dt^2} + 3\frac{dy(t)}{dt} + 2y(t) = 2x(t) + \frac{dx(t)}{dt}$ | 6 | 3 | 3 | 1.1.3 | | | | | | | | | 7a | Prove the following with respect to Z-Transforms <ul> <li>a) Initial Value theorem</li> <li>b) Time shift</li> <li>c) ROC of an finite non-causal sequence is entire Z-plane except Z=∞</li> </ul> | 10 | 3 | 2 | 1.1.3 | | 7b | Find the Z-Transform of the following sequences and estimate the ROC a) $x(n) = 3^{n+1}u(n) - 2(1/2)^n u(-n-1)$ | 10 | 3 | 3 | 1.1.3 | | Q.No | Questions | Marks | СО | BL | PI | |------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-------| | | b) $x(n) = 3e^{-2n}u(n) + 2[4^nu(-n-1)] + 5\delta(n)$<br>c) $x(n) = 2\delta(n-3) - 2\delta(n+3)$ | | | | | | 8a | Calculate the Inverse Z-Transform of $X(Z) = \frac{Z^3 + Z^2 + \frac{3}{2}Z + \frac{1}{2}}{Z^3 + \frac{3}{2}Z^2 + \frac{1}{2}Z}ROC Z < \frac{1}{2}$ | 10 | 3 | 3 | 1.1.3 | | 8b | Find the impulse response of the system described by the difference equation $y(n) - \frac{1}{2}y(n-1) = 2x(n-1)$ | 10 | 4 | 3 | 2.1.2 | BL-Bloom's Taxonomy Levels (1- Remembering, 2- Understanding, 3-Applying, 4-Analysing, 5-Evaluating, 6-Creating) **CO – Course Outcomes**